# **TQRLC** Advanced Passives Foundry Service



## **TQRLC Process Cross-Section**

## **General Description**

TriQuint () SEMICONDUCTOR

TriQuint's TQRLC is a pure passives process. It is targeted at high performance, small size passive-only circuits and utilizes over 9 µm of gold metal. High density interconnections are accomplished with three thick global and one surface metal interconnect layers. The four metal layers are encapsulated in a high performance, low dielectric constant material that allows wiring flexibility and plastic packaging simplicity. Precision NiCr resistors, inductors, and high value MIM capacitors are available. The process is based on the TQTRx process, currently TriQuint's highest volume process. The TQRLC process is available on 150-mm (6 inch) wafers.

## Features

- Thick 4 Layer Metal; > 9 µm total thickness
- High Density Interconnects:
  - 3 Global
  - I Local
- High-Q Passives; Inductor Q >50
  @ 2 GHz
- Low Cost: Passives Only
- Thin Film Resistors
- Dielectric Encapsulated Metals
- Planarized Surface; simplified plastic packaging
- Volume Production Process

## **Applications**

- Passive Components:
  - Phase Shifters
  - Baluns
  - Transformers
  - Couplers
  - Mixers (with off-chip diode arrays)
- Circuits Requiring High-Q Passive Elements
- Matching Circuits
- RF Module Front-End Filters
- General RF and Microwave Impedance Matching

TriQuint Semiconductor 2300 NE Brookwood Pkwy Hillsboro, Oregon 97124 Semiconductors for Communications www.triquint.com Page 1 of 3; Rev 2.3 3/18/04

Phone: 503-615-9000 Fax: 503-615-8905 Email: info@triquint.com



# TQRLC Advanced Passives Foundry Service

| TQRLC<br>Process<br>Details | Element        | Parameter           | Value                                  | Units   |
|-----------------------------|----------------|---------------------|----------------------------------------|---------|
|                             | Interconnects  | Metal Layers        | Four: 0.4,2,2,5.5                      | μm      |
|                             |                | Space Width         | Met3= 5; Met1&2= 3                     | μm      |
|                             |                | Trace Width         | Met3= 5; Met1&2= 2                     | μm      |
|                             | BCB Dielectric | Nom. Thickness      | ILD1= 1 +/-0.1;<br>ILD2&3= 3.2 +/- 0.2 | μm      |
|                             |                | Dielectric Constant | 2.8                                    |         |
|                             | MIM Caps       | Values              | 600                                    | pF/mm2  |
|                             | Resistors      | NiCr                | 50+/-3                                 | Ohms/sq |
|                             | Vias           |                     | No                                     |         |
|                             | Mask Layers    | No Vias             | 10                                     |         |

Maximum Ratings

Capacitor Breakdown Voltage 40 V









Example of Metal Stack Configurations Possible with TQRLC Process; Edge- or Parallel-Coupled Structures Through The ILD Layers Are Also Possible.

Specifications Subject to Change

TriQuint Semiconductor 2300 NE Brookwood Pkwy Hillsboro, Oregon 97124

Semiconductors for Communications www.triquint.com Page 2 of 3; Rev 2.3 3/18/04

Phone: 503-615-9000 Fax: 503-615-8905 Email: info@triquint.com



# **TQRLC** Advanced Passives Foundry Service

### Prototyping and Development

- Prototype Development Quickturn (PDQ):
  - Shared Mask Set;
  - Run Monthly;
  - Hot Lot Cycle Time;
- Prototype Wafer Option (PWO):
  - Customer-specific Masks, Customer Schedule
  - 2 wafers delivered
  - With thinning and sawing

### **Design Tool Status**

- Design Manual Available Now
- Device Library of Circuit Elements includes Thin Film Resistors, Capacitors, Inductors
- Agilent ADS Definition File for E-M Simulation Now
- Layout/Verification Kit for ICEditors
- Cadence Layout Library Available Now

#### **Process Qualification Status**

- TQRLC is a fully-released processReliability Reports
  - TQRLC Process Qualification
  - TQTRx Element Qualification Report
- For more information on Quality and Reliability, contact TriQuint or visit: <u>www.tqs.com/Manufacturing/QR/bdy\_qr-pubs.htm.</u>

#### **Applications Support Services**

- Tiling of GDSII Stream Files including PCM
- Design Rule Check Services
- Layout versus Schematic Check Services
- Engineering Services:
  - Packaging Development
  - Test Development Engineering (on-wafer and packaged parts)
  - Thermal Analysis Engineering
  - Yield Enhancement Engineering
  - Part Qualification Services
- Failure Analysis

#### Training

- GaAs Design Classes:
  - Half Day Introduction; Upon Request
  - Four Day Technical Training; Fall & Spring at TriQuint Oregon facility
- For Training Schedules, please visit: www.triguint.com/foundry/

#### **Manufacturing Services**

- Mask Making
- Production 150 mm Wafer Fab
- Wafer Thinning
- Wafer Sawing
- DC Die Sort Testing
- RF On-Wafer Testing
- Plastic Packaging
- RF Packaged Part Testing

### Please contact your local TriQuint Semiconductor Representative or Foundry Services Staff for additional information: E-mail: sales@triquint.com Phone: (503) 615-9000 Fax: (503) 615-8905

TriQuint Semiconductor 2300 NE Brookwood Pkwy Hillsboro, Oregon 97124 Semiconductors for Communications www.triquint.com Page 3 of 3; Rev 2.3 3/18/04

Phone: 503-615-9000 Fax: 503-615-8905 Email: info@triquint.com